## CSEE223 Lab

| Name: |       |  |
|-------|-------|--|
|       | Date: |  |

Logic Gates

## Reading

Lecture on the Logic Gates

## **Objectives**

After performing this experiment, you will be able to

- 1. Construct a basic logic gate circuit using Multisim 2001.
- 2. Construct a basic logic gate circuit using a breadboard.
- 3. Understand the function of the 7 basic logic gates.
- 4. Maintain an engineering notebook during lab activities...

#### **Materials Needed**

- 1 Windows PC with Multisim 2001
- 1 7408 (2-input AND gate) (OPTIONAL)
- 1 7432 (2-input OR gate) (OPTIONAL)
- 1 7400 (2-input NAND gate) (OPTIONAL)
- 1 7402 (2-input NOR gate) (OPTIONAL)
- 1 7404 (Inverter) (OPTIONAL)
- $1 \text{resistor } 100\Omega \text{ (OPTIONAL)}$
- 1 dip switch (OPTIONAL)
- 3 LEDs (OPTIONAL)

## **Summary of Theory and Operation**

Lecture on the Logic Gates

#### **Procedures**

- 1. Prelab: Complete "Logic" columns for Table1 through Table 7.
- 2. Use the Data Sheets and illustrations provided in pages 13 through 15 to breadboard each circuit.

3. Using Multisim/Breadboard construct the following AND Gate circuit:



FIG 1

| TABLE 1             |       |          |       |            |       |  |  |
|---------------------|-------|----------|-------|------------|-------|--|--|
| INPUTS OLITPLIT (V) |       |          |       |            |       |  |  |
| A                   | A B   |          | 3     | OUTPUT (Y) |       |  |  |
| X1                  | Logic | X2       | Logic | LED1       | Logic |  |  |
| Lamp                |       | Lamp     |       | (On/Off)   |       |  |  |
| OFF (0V)            |       | OFF (0V) |       |            |       |  |  |
| OFF (0V)            |       | ON (5V)  |       |            |       |  |  |
| ON (5V) OFF (0V)    |       |          |       |            |       |  |  |
| ON (5V)             |       |          |       |            |       |  |  |

| Prelab Signoff:         |
|-------------------------|
| Breadboard Signoff:     |
| Notebook Entry Signoff: |

5. Using Multisim/Breadboard construct the following OR Gate circuit:



| TABLE 2           |                   |          |       |          |        |  |  |
|-------------------|-------------------|----------|-------|----------|--------|--|--|
| INPUTS OUTPUT (Y) |                   |          |       |          |        |  |  |
| A                 | A B               |          | 3     | OUIP     | 01 (1) |  |  |
| X1                | Logic             | X2       | Logic | LED1     | Logic  |  |  |
| Lamp              |                   | Lamp     |       | (On/Off) |        |  |  |
| OFF (0V)          | OFF (0V) OFF (0V) |          |       |          |        |  |  |
| OFF (0V)          |                   | ON (5V)  |       |          |        |  |  |
| ON (5V)           |                   | OFF (0V) |       |          |        |  |  |
| ON (5V)           |                   | ON (5V)  |       |          |        |  |  |

| Prelab Signoff:         |  |
|-------------------------|--|
| Breadboard Signoff:     |  |
| Notebook Entry Signoff: |  |

7. Using Multisim/Breadboard construct the following NAND Gate circuit:



8. Using the A and B keys set each key to the appropriate input setting. Record the condition of the LED for each input combination. Record the logical binary equivalent at each output.

| TABLE 3           |       |          |       |          |       |  |
|-------------------|-------|----------|-------|----------|-------|--|
| INPUTS OUTPUT (Y) |       |          |       |          |       |  |
| A                 | 1 D   |          | 3     | OUIP     | OI(Y) |  |
| X1                | Logic | X2       | Logic | LED1     | Logic |  |
| Lamp              |       | Lamp     |       | (On/Off) |       |  |
| OFF (0V)          |       | OFF (0V) |       |          |       |  |
| OFF (0V)          |       | ON (5V)  |       |          |       |  |
| ON (5V)           |       | OFF (0V) |       |          |       |  |
| ON (5V)           |       | ON (5V)  |       |          |       |  |

| Prelab Signoff:         |
|-------------------------|
| Breadboard Signoff:     |
| Notebook Entry Signoff: |

9. Using Multisim/Breadboard construct the following NOR Gate circuit:



FIG 4

10. Using the A and B keys set each key to the appropriate input setting. Record the condition of the LED for each input combination. Record the logical binary equivalent at each output.

| TABLE 4             |       |          |       |            |       |  |  |
|---------------------|-------|----------|-------|------------|-------|--|--|
| INPUTS OUTEDLIE (1) |       |          |       |            |       |  |  |
| A                   | A B   |          | 3     | OUTPUT (Y) |       |  |  |
| X1                  | Logic | X2       | Logic | LED1       | Logic |  |  |
| Lamp                |       | Lamp     |       | (On/Off)   |       |  |  |
| OFF (0V)            |       | OFF (0V) |       |            |       |  |  |
| OFF (0V)            |       | ON (5V)  |       |            |       |  |  |
| ON (5V)             |       | OFF (0V) |       |            |       |  |  |
| ON (5V)             |       | ON (5V)  |       |            |       |  |  |

| Prelab Signoff:        |  |
|------------------------|--|
| Breadboard Signoff:    |  |
| Notebook Entry Signoff |  |

06/27/23

11. Using Multisim/Breadboard construct the following XOR Gate circuit:



FIG 5

| TABLE 5          |       |          |       |            |       |  |  |
|------------------|-------|----------|-------|------------|-------|--|--|
| INPUTS           |       |          |       |            |       |  |  |
| A                | l .   | I        | 3     | OUTPUT (Y) |       |  |  |
| X1               | Logic | X2       | Logic | LED1       | Logic |  |  |
| Lamp             | _     | Lamp     | _     | (On/Off)   | _     |  |  |
| OFF (0V)         |       | OFF (0V) |       |            |       |  |  |
| OFF (0V)         |       | ON (5V)  |       |            |       |  |  |
| ON (5V) OFF (0V) |       |          |       |            |       |  |  |
| ON (5V)          |       | ON (5V)  |       |            |       |  |  |

| Prelab Signoff: |  |
|-----------------|--|
|-----------------|--|

13. Using Multisim/Breadboard construct the following XNOR Gate circuit:



FIG 6

| TABLE 6           |       |          |       |          |        |  |  |
|-------------------|-------|----------|-------|----------|--------|--|--|
| INPUTS OUTPUT (Y) |       |          |       |          |        |  |  |
| A                 | A     | I        | 3     | OUIP     | 01 (1) |  |  |
| X1                | Logic | X2       | Logic | LED1     | Logic  |  |  |
| Lamp              | _     | Lamp     | _     | (On/Off) | _      |  |  |
| OFF (0V)          |       | OFF (0V) |       |          |        |  |  |
| OFF (0V)          |       | ON (5V)  |       |          |        |  |  |
| ON (5V) OFF (0V)  |       |          |       |          |        |  |  |
| ON (5V)           |       | ON (5V)  |       |          |        |  |  |

| Prelab Signoff:         |  |
|-------------------------|--|
| Breadboard Signoff:     |  |
| Notebook Entry Signoff: |  |

15. Using the data sheets for the 7400 NAND gate IC and 7404 Invert gate IC, construct the circuit below. Connect your dip switches to the inputs of the logic and demonstrate its operation for a sign-off.



| TABLE 7           |       |          |       |          |         |  |  |
|-------------------|-------|----------|-------|----------|---------|--|--|
| INPUTS OUTPUT (Y) |       |          |       |          | ITT (V) |  |  |
| 1                 | A     |          | В     |          | OI(I)   |  |  |
| X1                | Logic | X2       | Logic | LED1     | Logic   |  |  |
| Lamp              |       | Lamp     |       | (On/Off) |         |  |  |
| OFF (0V)          |       | OFF (0V) |       |          |         |  |  |
| OFF (0V)          |       | ON (5V)  |       |          |         |  |  |
| ON (5V)           |       | OFF (0V) |       |          |         |  |  |
| ON (5V)           |       | ON (5V)  |       |          |         |  |  |

| Prelab Signoff:         |  |
|-------------------------|--|
| Breadboard Signoff:     |  |
| Notebook Entry Signoff: |  |

## Questions

| 1. The AND gate is referred to as the "ALL or Nothing Gate".      |  |  |  |  |  |
|-------------------------------------------------------------------|--|--|--|--|--|
| a. True                                                           |  |  |  |  |  |
| b. False                                                          |  |  |  |  |  |
| 2. The XOR gate is referred to as the "Some but Not ALL" gate.    |  |  |  |  |  |
| a. True<br>b. False                                               |  |  |  |  |  |
| 3. LOW voltage (0V) represents a                                  |  |  |  |  |  |
| a. Logical 0<br>b. Logical 1                                      |  |  |  |  |  |
|                                                                   |  |  |  |  |  |
| 4. HIGH voltage (5V) represents a                                 |  |  |  |  |  |
| a. Logical 0<br>b. Logical 1                                      |  |  |  |  |  |
| 5. A NOR gate can be constructed with an OR gate and an Inverter. |  |  |  |  |  |
| a. True<br>b. False                                               |  |  |  |  |  |
| 6. Write the Boolean expression for                               |  |  |  |  |  |
| a. 2-input AND gate                                               |  |  |  |  |  |
| b. 2-input NAND gate                                              |  |  |  |  |  |
| c. 2-input OR gate                                                |  |  |  |  |  |
| d. 2-input NOR gate                                               |  |  |  |  |  |
| 7. The OR gate is referred to as the "Any or ALL" gate.           |  |  |  |  |  |
| a. True<br>b. False                                               |  |  |  |  |  |
| 8. The NOT gate inverts or compliments the input.                 |  |  |  |  |  |

a. Trueb. False

9. Draw the Truth Table for a 3-input OR gate suing 1's and 0's.

|   | OUTPUT |   |   |
|---|--------|---|---|
| A | В      | С | Y |
|   |        |   |   |
|   |        |   |   |
|   |        |   |   |
|   |        |   |   |
|   |        |   |   |
|   |        |   |   |
|   |        |   |   |
|   |        |   |   |

- 10. The NAND gate is called the Universal gate because it can be used in conjunction with any other gate to create any logic function..
  - a. True
  - b. False

#### **Data Sheets**



# DM74LS08 Quad 2-Input AND Gates

#### **General Description**

This device contains four independent gates each of which performs the logic AND function.

#### **Connection Diagram**





SN5432, SN54LS32, SN54S32, SN7432, SN74LS32, SN74S32 QUADRUPLE 2-INPUT POSITIVE-OR GATES DECEMBER 1983 – REVISED MARCH 1988

AUT 40

#### description

These devices contain four independent 2-input OR gates.

The SN5432, SN54LS32 and SN54S32 are characterized for operation over the full military range of -55°C to 125°C. The SN7432, SN74LS32 and SN74S32 are characterized for operation from 0°C to 70°C.

#### logic diagram



SN5432, SN54LS32, SN54S32 . . . J OR W PACKAGE SN7432 . . . N PACKAGE SN74LS32, SN74S32 . . . D OR N PACKAGE (TOP VIEW)



SNE4LS32, SNE4S32 . . . FK PACKAGE (TOP VIEW)



#### **QUAD 2-INPUT NAND GATE**



SN54/74LS00 74HC00 / 74HCT00

DESCRIPTION

**QUAD 2-INPUT NAND GATE** 

LOW POWER SCHOTTKY
OR
HIGH SPEED CMOS



#### **MOTOROLA**

#### **QUAD 2-INPUT NOR GATE**



SN54/74LS02

QUAD 2-INPUT NOR GATE
LOW POWER SCHOTTKY



## DM74LS04 Hex Inverting Gates

#### **General Description**

This device contains six independent gates each of which performs the logic INVERT function.

#### **Connection Diagram**





